# Lecture 7:

# Clocking of VLSI Systems

MAH, AEN

EE271 Lecture 7

### Overview

#### Reading

Wolf 5.3 Two-Phase Clocking (good description)

W&E 5.5.1, 5.5.2, 5.5.3, 5.5.4, 5.5.9, 5.5.10 - Clocking Note: The analysis of latch designs in 5.5.3 is not correct, don't be confused by it. Also the description of two phase clocking in 5.5.9-5.5.10 is not very good. The notes are probably better

#### Introduction

We will take a brief digression and talk about different methods of sequencing FSMs. This is usually done using clocks and storage elements (latches and flipflops). This lecture looks at the function that clocks serve in a system, and the trade-offs between the different clocking methods. It presents 2-phase clocking, one of the safest clocking methods around, and the one we will use in this class.

Industry uses clocking methods that are less safe (either edge-triggered design or latch design using clock and clock\_b) and the lecture will discuss these clocking methods as well.

1

## Why Have Clocks

The whole reason that we need clocks is that we want the output to depend on more than just the inputs, we want it to depend on previous outputs too. These previous outputs are the state bits of the FSM, and are the signals that cause lots of problems.

The state bits cause problems because we now need some sort of policy to define what previous and next mean. This is almost always done with the help of a clock, to provide reference points in time.



# **Important Point**

The real issue is to keep the signals correlated in time

- I don't really care where the boundaries are
  - All I want to know is that the signals don't mix
  - All I really need to know is that there is some boundary
- If the delay of every path through my logic was **exactly** the same



- Then I would not need clocks
- Signals stay naturally correlated in time

People do this to a limited degree. It is called wave pipelining.

- The 'state' is stored in the gates and the wires.

MAH, AEN

EE271 Lecture 7

Alternative View

Clocks serve to slow down signals that are too fast

• Flip-flops / latches act as barriers



- With a latch, a signal can't propagate through until the clock is high
- With a Flip-flop, the signal only propagates through on the rising edge
   Note that all real flip-flops consist of two latch like elements (master and slave latch)

5

# **Clocking Overhead**



## Clock Design

• Trade off between overhead / robustness / complexity

Constraints on the logic

VS.

- Constraints on the clocks
- Look at a number of different clocking methods:
  - Pulse mode clocking
  - Edge triggered clocking
  - Single phase clocking
  - Two phase clocking
    - The one we will use

The most robust.

```
MAH, AEN
```

EE271 Lecture 7

9

# **Pulse Mode Clocking**

Two requirements:

- All loops of logic are broken by a single latch
- The clock is a narrow pulse
  - It must be shorter than the shortest path through the logic



• Timing Requirements

 $t_{dmax} < t_{cycle} - t_{d-q} - t_{skew}$  $t_{dmin} > t_w - t_{d-q} + t_{skew}$ 

## Pulse Mode Clocking

- Used in the original Cray computers (ECL machines)
- · Advantage is it has a very small clocking overhead
  - One latch delay added to cycle
- Leads to double sided timing constraints
  - If logic is too slow OR too fast, the system will fail
- Pulse width is critical
  - Hard to maintain narrow pulses through inverter chains
- People are starting to use this type of clocking for MOS circuits
  - Pulse generation is done in each latch.
  - Clock distributed is 50% duty cycle
  - CAD tools check min delay

Not a good clocking strategy for a beginning designer

MAH, AEN

EE271 Lecture 7

11

# Edge Triggered Flop Design

- Popular TTL design style
- Used in many ASIC designs (Gate Arrays and Std Cells)
- Using a single clock, but replaces latches with flip-flops





- Timing Constraints
  - $t_{dmax} < t_{cycle} t_{setup} t_{clk-q} t_{skew}$

 $t_{dmin} > t_{skew} + t_{hold} - t_{clk-q}$ 

• If skew is large enough, still have two sided timing constraints

# The Problem

• The same edge controls the enable of the output and the latching of the input – the rising edge of the clock.



# 2 Phase Clocking

Look at shift register again:



- If there is a large skew on the  $\Phi 2_x$  clock, then the spacing between  $\Phi 1$  and  $\Phi 2$  can be increased to make sure that even with the skew, the  $\Phi 2$  latch closes before the  $\Phi 1$  latch lets the new data pass.
- For some setting of the timing of the clock edges, the circuit will like a perfect abstract FSM.

| MAH, AEN                                 | EE271 Lecture 7                                      | 15                    |
|------------------------------------------|------------------------------------------------------|-----------------------|
|                                          |                                                      |                       |
|                                          |                                                      |                       |
|                                          |                                                      |                       |
|                                          |                                                      |                       |
|                                          | Terminology                                          |                       |
| We will give signals                     | timing types, so it will be easier to know           | w which latch to use: |
| <ul> <li>Output of a Φ1 lat</li> </ul>   | ch is stable $\Phi^2$ (_s2) – good input to $\Phi^2$ | 2 latch               |
| <ul> <li>Output of a Φ2 lat</li> </ul>   | ch is stable $\Phi$ 1 (_s1) – good input to $\Phi$ ? | 1 latch               |
| Φ1                                       |                                                      |                       |
| Φ2                                       |                                                      | ٦                     |
| _s2                                      |                                                      |                       |
| _s1                                      |                                                      |                       |
| <u>Φ</u> ]                               |                                                      |                       |
| <ul> <li>Signal is called str</li> </ul> | able2 since it is stable for the entire $\Phi^2$     | 2 period              |

## General 2 Phase System

Combination logic does not change the value of timing types.



No static feedback in the combination logic is allowed either. This makes the system not sensitive to logic glitches.

MAH, AEN

EE271 Lecture 7

17

# Why 2 Phase Clocking

It is a constrained clocking style:

- Synchronous design
- Two clocks
- Constrained composition rules

But gives this guarantee:

- If you clock it slow enough (with enough non-overlap between edges)
  - Model as FSM
  - It will be a level sensitive design

no race, glitch, or hazard problems

- no skew problems
- One sided timing constraints
  - Logic can't be too fast





Note: All Moore outputs change a cycle after the inputs change

# More Timing Type

Look a little more closely at latches, to come up with a more complete set of timing types (more than \_s1 \_s2 signals) that we can use in our synchronous designs.

• Look at a latch since this the critical element

What is the weakest requirement on the input to a latch?



## + Use of a Valid Signal

- Very useful for precharged logic, but that comes later in the class
- · Is not needed for standard combinational logic with latches
  - This should always give stable signals
- Can't use stable signals if you want to drive two signals/cycle on a wire (multiplex the wire), since the value has to change twice. There are many wrong ways to do it, and only one right way, which is shown below. The values become \_v signals.



<sup>1.</sup> Please note that combinational logic does not change the value of the timing type, even though it does increase the delay of the signal path. The timing types have to do with the clocking guarantee that we are trying to keep. This promise is that the circuit will work at some frequency. A \_s1 signal might not settle until after  $\Phi$ 1 rises when the part is run at high-frequency, but the label means that you can make that signal stabilize before  $\Phi$ 1 rises if you need to by slowing the clock down.

## **Qualified Clocks**

These are signals that have the same timing as clocks, but they don't occur every cycle. They are formed by ANDing a '\_s1' signal with  $\Phi$ 1 giving \_q1, or ANDing a 's2' signal with  $\Phi$ 2 giving a g2 signal.

- The control signal needs to be a stable signal to prevent glitches on the qualified clocks.
- · Qualified clocks can only be used as the clock input to a latch



## - Clocking Types Review

The figure shows the timing of all the signals we have discussed with little arrows that indication with clock edge caused the signal to change. Remember the pictures, and the timing types are what the signals look like at slow clock frequencies



Standard verilog latch

always @(Phi1 or Data\_s1)

if (Phi1) Q\_s2 = Data\_s1

# Verilog Rules

- Remember that combinational logic does not change the timing types
- Combining a valid and stable signal always leaves a valid signal
- Combinational logic should not have both \_s1 and \_s2 inputs, since it will not have a good timing type for its output<sup>1</sup>
- There is a program, vcheck, that will check your verilog for clocking / signal labelling problems.

1. Actually it does have a defined timing type (I will let you figure it out), but it is probably a logical bug, so it is not allowed.

MAH, AEN

EE271 Lecture 7

29

### **Disadvantage of 2 Phase Clocking**

- Need four clocks in general
  - Need true and complement of both clocks
- Still need low skew for good performance
  - The skew increases the cycle time of the machine
  - Need low skew between all the clocks for good performance

Want to have  $\Phi 1$  and  $\Phi 2$  close to coincident

- Many systems use clock and its complement instead of 2 phases
  - Needless to say they are very careful about clock skew
  - For these systems it is still useful to maintain 2 phase timing types, since it ensures you connect all logic to the right latches
  - Call Clk  $\Phi$ 1 and  $\overline{\text{Clk}}$   $\Phi$ 2, and go from there.
  - (Note in this class we will use  $\Phi 1$  and  $\Phi 2$  for clocks)

# Advantage of Latches Over Flops

If you are going to use Clk and Clk\_b and control skew, why not go back to flops?

- Many people do
  - Most designs in industry are based on flops
  - Very easy to verify timing
    - Each path between flops must be less than cycle time
  - Tools check for skew and hold time violations
    - Short paths are padded (buffers are added to slow down the signals)
  - Skew in flop based systems affects the critical path
- Latch designs are more flexible than a flop design
  - Gives the designer more rope
    - Need to CAD tools to make sure s/he uses it wisely
  - Can borrow time to allow a path to be longer than clock period
  - Can tolerate clock skew -- skew does not directly add to cycle time

MAH, AEN

EE271 Lecture 7

31